Tuotetiedot
Vaihtoehdot osanumerolle FT601Q-T
1 tuote löytyi
Tuotteen yleiskatsaus
The FT601Q-T is a high performance USB 3.0-to-FIFO Interface Bridge Chip can be used in those applications which require high data throughput such as imaging devices and multi-channel FIFO ADC or DAC devices etc. The FIFO interface can support multi-voltage I/O and operating frequencies of 66.67 or 100MHz. The 100MHz only for 2.5 and 3.3V. There are 2 different proprietary synchronous bus protocols supported; one FIFO bus protocol is called the "Multi-Channel FIFO" bus protocol and the other is the "245 Synchronous FIFO" bus protocol. The USB 3.0 protocol controller manages the data stream from the device USB control endpoint. It handles the USB protocol requests generated by the USB host controller and the commands for controlling the functional parameters of the FIFO in accordance with the USB 3.0 specification. This unit is used to manage all PIPE data or buffers in the FIFO memory; the data is sent or received through the FIFO protocol layer.
- Control/bulk/interrupt
- Up to 8 configurable endpoints (PIPEs)
- Built-in 16kB FIFO data buffer RAM
- Supports remote wakeup capability
- Configurable GPIO support
- Internal LDO 1.0V regulator
- Integrated power-ON-reset circuit
- User programmable USB descriptors
- Supports battery charging spec. BC1.2
- Integrated power-on-reset circuit
- Extended operating temperature range: -40°C to 85°C
Sovellukset
Industrial, Power Management
Huomautuksia
Drivers and Software available to download from www.ftdichip.com
Tekniset tiedot
USB to FIFO
3.6V
76Pins
85°C
-
No SVHC (21-Jan-2025)
3V
QFN
-40°C
-
-
Tekniset asiakirjat (1)
Liitännäistuotteet
1 tuote löytyi
Lainsäädäntö ja ympäristöasiat
Maa, jossa viimeinen merkittävä valmistusvaihe on tehtyAlkuperämaa:Taiwan
Maa, jossa viimeinen merkittävä valmistusvaihe on tehty
RoHS
Tuotteen vaatimustenmukaisuustodistus