Print Page
Image is for illustrative purposes only. Please refer to product description.
ManufacturerINTEGRATED SILICON SOLUTION / ISSI
Manufacturer Part NoIS43LD32640B-18BLI
Order Code4176687
Technical Datasheet
161 In Stock
Need more?
FREE Standard Delivery
on orders € 0.00 and over
EXPRESS Delivery available
Order before 5pm
Accurate delivery times will be calculated in Checkout
Available until stock is exhausted
Quantity | Price (ex VAT) |
---|---|
1+ | € 13.540 |
10+ | € 12.530 |
25+ | € 12.370 |
50+ | € 11.220 |
100+ | € 9.840 |
Price for:Each
Minimum: 1
Multiple: 1
€ 13.54 (ex VAT)
Enter Your Part No/Line Note
Added to your Order Confirmation, Invoice, and Dispatch note for this order only.
This number will be added to the Order Confirmation, Invoice, Dispatch note, Web confirmation Email and Product Label.
Product Information
ManufacturerINTEGRATED SILICON SOLUTION / ISSI
Manufacturer Part NoIS43LD32640B-18BLI
Order Code4176687
Technical Datasheet
DRAM TypeMobile LPDDR2 S4
Memory Density2Gbit
Memory Configuration64M x 32bit
Clock Frequency Max533MHz
IC Case / PackageBGA
No. of Pins134Pins
Supply Voltage Nom1.2V
IC MountingSurface Mount
Operating Temperature Min-40°C
Operating Temperature Max85°C
Product Range-
Alternatives for IS43LD32640B-18BLI
1 Product Found
Product Overview
IS43LD32640B-18BLI is a 64Mb x 32 mobile CMOS LPDDR2 S4 SDRAM. The device is organized as 8 banks of 16Meg words of 16bits or 8Meg words of 32bits. This product uses a double-data-rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 4N prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. This product offers fully synchronous operations referenced to both rising and falling edges of the clock. The data paths are internally pipelined and 4n bits are prefetched to achieve very high bandwidth.
- VDD2=1.14 to 1.3V, VDDCA/VDDQ=1.14 to 1.3V, VDD1=1.7 to 1.95V low-voltage core/I/O power supplies
- High speed un-terminated logic(HSUL_12) I/O interface
- 533MHz clock frequency
- Four-bit pre-fetch DDR architecture, multiplexed, double data rate, command/address inputs
- Bidirectional/differential data strobe per byte of data (DQS/DQS#)
- Programmable read/write latencies(RL/WL) and burst lengths(4, 8 or 16), ZQ calibration
- On-chip temperature sensor to control self refresh rate
- Partial –array self refresh(PASR), deep power-down mode(DPD)
- Industrial temperature range from -40°C to +85°C
- 134 ball BGA package
Technical Specifications
DRAM Type
Mobile LPDDR2 S4
Memory Configuration
64M x 32bit
IC Case / Package
BGA
Supply Voltage Nom
1.2V
Operating Temperature Min
-40°C
Product Range
-
Memory Density
2Gbit
Clock Frequency Max
533MHz
No. of Pins
134Pins
IC Mounting
Surface Mount
Operating Temperature Max
85°C
SVHC
No SVHC (16-Jul-2019)
Technical Docs (1)
Legislation and Environmental
Country of Origin:
Country in which last significant manufacturing process was carried outCountry of Origin:Taiwan
Country in which last significant manufacturing process was carried out
Country in which last significant manufacturing process was carried outCountry of Origin:Taiwan
Country in which last significant manufacturing process was carried out
Tariff No:85423239
US ECCN:EAR99
EU ECCN:NLR
RoHS Compliant:Yes
RoHS
RoHS Phthalates Compliant:Yes
RoHS
SVHC:No SVHC (16-Jul-2019)
Download Product Compliance Certificate
Product Compliance Certificate
Weight (kg):.006561